- BASIC COMPONENTS OF A COMPUTER SYSTEM
- ullet INFORMAL AND  $\mu_{
  m VHDL}$ -BASED DESCRIPTION
  - ARCHITECTURE
  - IMPLEMENTATION
- OPERATION OF SIMPLE MICROCOMPUTER SYSTEM:

XMC: eXample MicroComputer

• ITS CYCLE TIME

- PROCESSOR;
- MEMORY SUBSYSTEM;
- INPUT/OUTPUT (I/O) SUBSYSTEM



Figure 15.1: COMPUTER SYSTEM.



Figure 15.2: MEMORY HIERARCHY.



Figure 15.3: STRUCTURE OF XMC.

## $\mu_{\mathrm{VHDL}}$ STRUCTURAL DESCRIPTION

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
PACKAGE comp_pkg IS
  SUBTYPE WordT IS STD_LOGIC_VECTOR(31 DOWNTO 0);
  SUBTYPE MAddrT IS STD_LOGIC_VECTOR(23 DOWNTO 0):
  SUBTYPE IOAddrT IS STD_LOGIC_VECTOR(10 DOWNTO 0);
  SUBTYPE ByteT IS STD_LOGIC_VECTOR( 7 DOWNTO 0);
  TYPE
          StatusT IS (undef, p_reset, fetch, execute, memop, ioop);
  FUNCTION get_carry(RA_Data, RB_Data, Imm, Opcode: STD_LOGIC_VECTOR)
           RETURN STD LOGIC:
  FUNCTION get_ovf (RA_Data, RB_Data, Imm, Opcode: STD_LOGIC_VECTOR)
           RETURN STD_LOGIC;
  FUNCTION get_cc (RA_Data, RB_Data, Opcode: STD_LOGIC_VECTOR)
           RETURN STD_LOGIC_VECTOR;
END comp_pkg;
PACKAGE BODY comp_pkg IS
  FUNCTION get_carry(RA_Data,RB_Data,Imm,Opcode: STD_LOGIC_VECTOR)
           RETURN STD LOGIC
```

```
IS VARIABLE cy: STD_LOGIC:= '0';
  BEGIN
      -- description of carry generation included here
      RETURN(cy);
  END get_carry;
  FUNCTION get_ovf (RA_Data, RB_Data, Imm, Opcode: STD_LOGIC_VECTOR)
           RETURN STD_LOGIC
  IS VARIABLE ovf: STD_LOGIC:= '0';
  BEGIN
      -- description of overflow generation included here
      RETURN(ovf);
  END get_ovf;
  FUNCTION get_cc (RA_Data,RB_Data,Opcode: STD_LOGIC_VECTOR)
           RETURN STD_LOGIC_VECTOR
  IS VARIABLE cc: STD_LOGIC_VECTOR(3 DOWNTO 0):= "0000";
  BEGIN
      -- description of cc generation included here
      RETURN(cc);
  END get_cc;
END comp_pkg;
```

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE WORK.ALL, WORK.comp_pkg.ALL;
ENTITY Computer IS
 PORT (Reset, Clk : IN STD_LOGIC);
END Computer;
ARCHITECTURE structural OF Computer IS
               : MAddrT ; -- memory address bus
 SIGNAL MemAddr
 SIGNAL MemLength, MemRd: STD_LOGIC; -- memory control signals
 SIGNAL MemWr, MemEnable : STD_LOGIC;
 SIGNAL MemRdy : STD_LOGIC; -- memory status signal
 SIGNAL MemData : WordT ; -- memory data bus
 SIGNAL IOAddr : IOAddrT ; -- I/O address bus
 SIGNAL IOLength, IORd : STD_LOGIC; -- I/O control signals
 SIGNAL IOWr, IOEnable : STD_LOGIC;
 SIGNAL IORdy : STD_LOGIC; -- I/O status signal
                      : WordT ; -- I/O data bus
 SIGNAL IOData
 SIGNAL Status : StatusT;
```

```
BEGIN
 U1: ENTITY Memory
      PORT MAP (MemAddr, MemLength, MemRd, MemWr, MemEnable,
                MemRdy, MemData);
  U2: ENTITY IO
      PORT MAP (IOAddr, IOLength, IORd, IOWr, IOEnable,
                IORdy, IOData);
 U3: ENTITY Processor
      PORT MAP (MemAddr, MemData, MemLength, MemRd, MemWr,
                MemEnable, MemRdy,
                IOAddr, IOData, IOLength, IORd, IOWr,
                IOEnable, IORdy,
                Status, Reset, Clk);
END structural;
```



Figure 15.4: MEMORY SUBSYSTEM. (a) EXTERNAL SIGNALS. (b) INTERNAL ORGANIZATION. (c) TIMING DIAGRAM

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
USE WORK.comp_pkg.ALL;
ENTITY Memory IS
 PORT (Addr
            : IN
                       MAddrT ; -- memory address bus
                        STD_LOGIC; -- byte/word operand
       Length : IN
       Rd, Wr : IN
                        STD_LOGIC; -- access control signals
       Enable : IN
                        STD_LOGIC; -- enable signal
       Rdy : OUT
                        STD_LOGIC; -- access completion signal
       Data : INOUT WordT ); -- memory data bus
END Memory;
```

```
LIBRARY ieee;
USE ieee.std_logic_unsigned.ALL;
ARCHITECTURE behavioral OF Memory IS
  CONSTANT Tmem : TIME := 8 ns; -- nanoseconds
  CONSTANT Td : TIME := 200 ps; -- picoseconds
  CONSTANT Tsu : TIME := 200 ps; -- picoseconds
BEGIN
PROCESS (Rd, Wr, Enable)
  CONSTANT byte_1: STD_LOGIC:= '0'; -- constant declarations
  CONSTANT word_1: STD_LOGIC:= '1';
                                    -- memory declaration
  CONSTANT MaxMem : NATURAL := 16#FFFFFF#; -- 2**24 bytes
  TYPE
          MemArrayT IS ARRAY(0 TO MaxMem-1) OF ByteT;
  VARIABLE Mem : MemArrayT;
                                    -- working variables
  VARIABLE tAddr : NATURAL;
  VARIABLE tData : WordT ;
  VARIABLE tCtrls: STD_LOGIC_VECTOR(2 DOWNTO 0);
```

#### BEGIN

```
tCtrls:= Rd & Wr & Enable; -- group signals for simpler decoding
CASE tCtrls IS
                                    -- output to tri-state
 WHEN "000" => Data <= (OTHERS => 'Z') AFTER Td;
 WHEN "011" =>
                                    -- write access;
                                    -- indicate module busy
       Rdy <= '0' AFTER Td, '1' AFTER Tmem;
       tAddr:= CONV_INTEGER(Addr); -- bit-vector to integer
                                    -- from pkg std_logic_unsigned
       ELSE
         tAddr:= CONV INTEGER(Addr(23 DOWNTO 2) & "00");
       END IF;
       CASE Length IS
         WHEN byte_1 => Mem(tAddr) := (Data( 7 DOWNTO 0));
         WHEN word_1 => Mem(tAddr) := (Data( 7 DOWNTO 0));
                       Mem(tAddr+1):= (Data(15 DOWNTO 8));
                       Mem(tAddr+2) := (Data(23 DOWNTO 16));
                       Mem(tAddr+3) := (Data(31 DOWNTO 24));
         WHEN OTHERS => NULL:
```

END CASE;

```
WHEN "101" =>
                                     -- read access
                                     -- indicate module busy
         Rdy <= '0' AFTER Td, '1' AFTER Tmem;
         tAddr:= CONV_INTEGER(Addr); -- bit-vector to integer
         ELSE
           tAddr:= CONV_INTEGER(Addr(23 DOWNTO 2) & "00");
         END IF;
         CASE Length IS
           WHEN byte_1 => tData( 7 DOWNTO 0):= (Mem(tAddr));
           WHEN word_1 => tData( 7 DOWNTO 0):= (Mem(tAddr));
                        tData(15 DOWNTO 8):= (Mem(tAddr+1));
                         tData(23 DOWNTO 16):= (Mem(tAddr+2));
                         tData(31 DOWNTO 24):= (Mem(tAddr+3));
           WHEN OTHERS => NULL;
         END CASE;
         Data <= tData AFTER Tmem; -- deliver data
   WHEN OTHERS => NULL; -- memory not enabled
 END CASE;
END PROCESS;
```

```
-- timing verifications

ASSERT NOT (Rd'EVENT AND Rd='1' AND NOT Addr'STABLE(Tsu))

REPORT "Read address setup time violation";

ASSERT NOT (Rd'EVENT AND Rd='1' AND NOT Enable'STABLE(Tsu))

REPORT "Read enable setup time violation";

ASSERT NOT (Wr'EVENT AND Wr='1' AND NOT Addr'STABLE(Tsu))

REPORT "Write address setup time violation";

ASSERT NOT (Wr'EVENT AND Wr='1' AND NOT Enable'STABLE(Tsu))

REPORT "Write enable setup time violation";

END behavioral;
```



Figure 15.5: INPUT/OUTPUT SUBSYSTEM.

## $\mu \text{VHDL I/O}$ ENTITY DECLARATION

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
USE WORK.comp_pkg.ALL;
ENTITY IO IS
 PORT (Addr
            : IN
                       IOAddrT ; -- I/O address bus
       Length : IN
                       STD_LOGIC; -- byte/word control
                       STD_LOGIC; -- I/O access control
       Rd, Wr : IN
       Enable : IN
                       STD_LOGIC; -- I/O enable control
                       STD_LOGIC; -- I/O completion signal
       Rdy : OUT
       Data : INOUT WordT ); -- I/O data bus
END IO;
```

#### Processor state

- 32 general-purpose registers (32-bits wide), called RO, R1, ..., R31;
- a 24-bit Program Counter register (PC);
- a 4-bit Condition Register (CR); and
- a 32-bit Instruction Register (IR).



Figure 15.6: PROCESSOR STATE.



Figure 15.7: BEHAVIOR OF THE PROCESSOR. (a) INSTRUCTION LOOP. (b) MEMORY BUS BEHAVIOR FOR REGISTER OPERATION. (c) MEMORY BUS BEHAVIOR FOR LOAD OPERATION.



Figure 15.8: BEHAVIOR OF INSTRUCTIONS. (a) ADD instruction. (b) UNCONDITIONAL BRANCH INSTRUCTION. (c) CONDITIONAL BRANCH INSTRUCTION.

- SEQUENTIAL UNLESS
  - 1. UNCONDITIONAL BRANCH
  - 2. CONDITIONAL BRANCH

|                  | 31     | 25 | 20 | 15 | 10 | 0 |
|------------------|--------|----|----|----|----|---|
| RT := op(RA)     | Opcode | RT | RA |    |    |   |
|                  |        |    |    |    |    |   |
| RT := RA op RB   | Opcode | RT | RA | RB |    |   |
| RT:= RA op SI    | Opcode | RT | RA |    | SI |   |
| RT:= RA op UI    | Opcode | RT | RA | UI |    |   |
|                  |        |    |    |    |    |   |
| RT := M[RA+D]    | Opcode | RT | RA | D  |    |   |
| M[RA+D] := RS    | Opcode | RS | RA | D  |    |   |
|                  |        |    |    |    |    |   |
| RT := IO[PN]     | Opcode | RT | RA |    | PN |   |
| IO[PN] := RS     | Opcode | RS | RA |    | PN |   |
|                  |        |    |    |    |    |   |
| PC := PC + 4 + D | Opcode | _  |    | D  |    |   |
| PC := RA         | Opcode |    | RA |    |    |   |

Figure 15.9: INSTRUCTION FORMATS.

Table 15.2: INSTRUCTION SET

| Name        | Opcode | Function          | CR | Asse | mbly Language |
|-------------|--------|-------------------|----|------|---------------|
| No-op       | 000000 | no operation      |    | nop  |               |
|             |        |                   |    |      |               |
| NOT         | 000010 | RT := not(RA)     | Y  | not  | RT,RA         |
| Left shift  | 000100 | RT := lshift(RA)  | Y  | lsh  | RT,RA         |
| Right shift | 000110 | RT := rshift(RA)  | Y  | rsh  | RT,RA         |
| Left rotate | 001000 | RT := Irot(RA)    | Y  | lrt  | RT,RA         |
| Right rot.  | 001010 | RT := rrot(RA)    | Y  | rrt  | RT,RA         |
|             |        |                   |    |      |               |
| Add         | 010000 | RT := RA + RB     | Y  | add  | RT,RA,RB      |
| Add immed.  | 010001 | RT := RA + SI     | Y  | adi  | RT,RA,SI      |
| Subtract    | 010010 | RT := RA - RB     | Y  | sub  | RT,RA,RB      |
| Sub. immed. | 010011 | RT := RA - SI     | Y  | sbi  | RT,RA,SI      |
| AND         | 010100 | RT := RA  and  RB | Y  | and  | RT,RA,RB      |
| AND immed.  | 010101 | RT:= RA and UI    | Y  | ani  | RT,RA,UI      |
| OR          | 010110 | RT := RA  or  RB  | Y  | or   | RT,RA,RB      |
| OR immed.   | 010111 | RT := RA  or  UI  | Y  | ori  | RT,RA,UI      |
| XOR         | 011000 | RT := RA  xor  RB | Y  | xor  | RT,RA,RB      |
| XOR immed.  | 011001 | RT := RA  xor UI  | Y  | xri  | RT,RA,UI      |

Table 15.3: INSTRUCTION SET (cont.)

| Name        | Opcode | Function                     | CR | Assembly Language |
|-------------|--------|------------------------------|----|-------------------|
| Load byte   | 100000 | RT(7  to  0) := Mem(RA+D,1)  |    | ldb RT,D(RA)      |
| Load word   | 100001 | RT(31  to  0) := Mem(RA+D,4) |    | ldw RT,D(RA)      |
| Store byte  | 100010 | Mem(RA+D,1) := RS(7  to  0)  |    | stb RS,D(RA)      |
| Store word  | 100011 | Mem(RA+D,4) := RS(31  to  0) |    | stw RS,D(RA)      |
| I/O Rd byte | 100100 | RT(7  to  0) := IO(PN,1)     |    | irb RT,PN         |
| I/O Rd word | 100101 | RT(31  to  0) := IO(PN,4)    |    | irw RT,PN         |
| I/O Wr byte | 100110 | IO(PN,1) := RS(7  to  0)     |    | iwb RS,PN         |
| I/O Wr word | 100111 | IO(PN,4) := RS(31  to  0)    |    | iww RS,PN         |

Table 15.4: INSTRUCTION SET (cont.)

| Name            | Opcode | Function                   | CR | Assembly Language |
|-----------------|--------|----------------------------|----|-------------------|
| Branch          | 111000 | PC := PC + 4 + D           |    | br D              |
| Branch indirect | 111001 | PC:=RA                     |    | bri RA            |
| Branch if N=0   | 110000 | If N=0 then PC:= PC+4+D    |    | brp D             |
| Branch if N=1   | 110001 | If N=1 then PC:= PC+4+D    |    | brn D             |
| Branch if Z=0   | 110010 | If Z=0 then PC:= PC+4+D    |    | bnz D             |
| Branch if Z=1   | 110011 | If $Z=1$ then $PC:=PC+4+D$ |    | brz D             |
| Branch if C=0   | 110100 | If C=0 then PC:= PC+4+D    |    | bnc D             |
| Branch if C=1   | 110101 | If C=1 then PC:= PC+4+D    |    | brc D             |
| Branch if V=0   | 110110 | If $V=0$ then $PC:=PC+4+D$ |    | bnv D             |
| Branch if V=1   | 110111 | If V=1 then PC:= PC+4+D    |    | brv D             |

#### $\mu$ VHDL SPECIFICATION OF PROCESSOR

```
LIBRARY ieee;
 USE ieee.std_logic_1164.all;
 USE WORK.comp_pkg.ALL;
 ENTITY processor IS
   PORT (MemAddr
                 : OUT
                           MAddrT ; -- memory address bus
                 : INOUT
                           WordT ; -- data bus to/from memory
         MemData
                           STD_LOGIC; -- memory operand length
         MemLength: OUT
         MemR.d
                  : OUT
                           STD_LOGIC; -- memory read control signal
                  : OUT
                           STD_LOGIC; -- memory write control signal
         MemWr
         MemEnable: OUT
                           STD_LOGIC; -- memory enable signal
         MemRdy
                           STD_LOGIC; -- memory completion signal
                  : IN
         IOAddr
                  : OUT
                           IOAddrT : -- I/O address bus
         IOData : INOUT
                           WordT
                                 : -- data bus to/from I/O
         IOLength: OUT
                           STD_LOGIC; -- I/O operand length
         IORd
                           STD_LOGIC; -- I/O read control signal
                  : OUT
                           STD_LOGIC; -- I/O write control signal
                  : OUT
         TOWr
         IOEnable : OUT
                           STD_LOGIC; -- memory enable signal
                           STD_LOGIC; -- I/O completion signal
         IORdy
                  : IN
                  : OUT
                           StatusT ; -- processor status signal
         Status
                           STD_LOGIC; -- reset signal
         Reset
                  : IN
         Clk
                  : IN
                           STD_LOGIC); -- clock signal
 END processor;
```

### $\mu$ VHDL SPECIFICATION OF BEHAVIOR

```
LIBRARY ieee;
USE ieee.std_logic_arith.all; -- use definitions and operations
USE ieee.std_logic_signed.all; -- on signed values
ARCHITECTURE behavioral OF processor IS
 -- registers (processor state)
 TYPE
         RegFileT IS ARRAY(0 to 31) OF WordT;
 SIGNAL GPR: RegFileT ; -- general registers
 SIGNAL PC: MAddrT ; -- Program Counter register
 SIGNAL CR : STD_LOGIC_VECTOR( 3 DOWNTO 0); -- Condition Register
 SIGNAL IR: STD_LOGIC_VECTOR(31 DOWNTO 0); -- Instruction register
 -- signals used by output function
 SIGNAL Phase: StatusT ; -- instr. cycle phase
 SIGNAL tMemAddr: WordT ; -- memory address
 SIGNAL tData : WordT ; -- memory/io data
 ALIAS Z : STD_LOGIC IS CR(0) ; -- Condition code Zero
 ALIAS N : STD_LOGIC IS CR(1) ; -- Condition code Negative
 ALIAS C : STD_LOGIC IS CR(2) ; -- Condition code Carry
         O : STD LOGIC IS CR(3) ; -- Condition code Overflow
 ALIAS
```

```
ALIAS
        Opcode: STD_LOGIC_VECTOR(5 DOWNTO 0) IS IR(31 DOWNTO 26);
        RT
               : STD LOGIC VECTOR(4 DOWNTO 0) IS IR(25 DOWNTO 21);
ALIAS
ALIAS
        RA : STD_LOGIC_VECTOR(4 DOWNTO 0) IS IR(20 DOWNTO 16);
ALIAS
        RB : STD_LOGIC_VECTOR(4 DOWNTO 0) IS IR(15 DOWNTO 11);
               : STD LOGIC VECTOR(4 DOWNTO 0) IS IR(15 DOWNTO 11);
ALIAS
        RS
        Imm : STD_LOGIC_VECTOR(15 DOWNTO 0) IS IR(15 DOWNTO 0);
ALIAS
        D : STD_LOGIC_VECTOR(15 DOWNTO 0) IS IR(15 DOWNTO 0);
ALIAS
ALIAS
        PN
               : STD_LOGIC_VECTOR(10 DOWNTO 0) IS IR(10 DOWNTO 0);
        dlength: STD_LOGIC
                                             IS IR(26)
ALIAS
-- other declarations
CONSTANT delay : TIME := 200 ps; -- register delay
CONSTANT Reset_delay: TIME := 5 ns;
CONSTANT Exec_delay : TIME := 10 ns; -- Execute delay
CONSTANT Mdelay : TIME := 600 ps; -- MemEnable signal delay
CONSTANT Pulse_Width: TIME := 2.6 ns; -- memory signals width
CONSTANT Fetch_delay: TIME := 3 ns; -- disable memory after
                                    -- access completed
```

```
BEGIN
                                   -- transition function
 PROCESS
 -- working variables
 VARIABLE RS_data, RA_data, RB_data : WordT;
 VARIABLE RT_addr, RA_addr, RB_addr, RS_addr : Natural;
 BEGIN
 WAIT ON Clk, Reset;
  IF (Reset'Event AND Reset = '1') THEN -- reset function
    PC <= (OTHERS => '0'); CR <= "0000"; IR <= (OTHERS => '0');
    FOR i IN 0 TO 31 LOOP
       GPR(i) <= (OTHERS => '0');
    END LOOP;
    Phase <= p_reset;</pre>
     Status <= p_reset;</pre>
    WAIT UNTIL (Reset = '0') AND (Clk = '1');
 END IF;
```

```
IF (Clk'Event AND Clk='1') THEN
 -- Instruction cycle
  Status <= Fetch AFTER delay;
  Phase <= Fetch AFTER delay;
                                        -- instruction fetch
  PC <= PC + 4 AFTER Exec_delay;
  WAIT UNTIL MemRdy='1'; -- wait instr. fetch completed
  TR.
      <= MemData;
  WAIT FOR Fetch_delay;
                                        -- instruction execution
  Status <= Execute:
  Phase <= Execute;
  RA_addr := CONV_INTEGER('0' & RA); RB_addr := CONV_INTEGER('0' & RB);
                        -- '0' to force bit-vector to positive value
  RA_data := GPR(RA_addr) ; RB_data := GPR(RB_addr) ;
  RT_addr := CONV_INTEGER('0' & RT);
  RS_addr := CONV_INTEGER('0' & RS); -- source reg. for store
  RS_data := GPR(RS_addr) ; -- or I/O write
  WAIT FOR Exec_delay;
```

```
CASE Opcode IS
WHEN "000000" => null;
                                                    -- nop
WHEN "000010" \Rightarrow GPR(RT Addr) \Leftarrow not(RA data); \rightarrow not
WHEN "000100" => GPR(RT_Addr) <= RA_data(30 DOWNTO 0) & '0'; -- lshift
WHEN "000110" => GPR(RT_Addr) <= '0' & RA_data(31 DOWNTO 1); -- rshift
                                                                -- lrotate
WHEN "001000" => GPR(RT Addr) <= RA data(30 DOWNTO 0) & RA data(31);
                                                                -- rrotate
WHEN "001010" \Rightarrow GPR(RT_Addr) \Leftarrow RA_DATA(0) & RA_data(31 DOWNTO 1);
WHEN "010000" => GPR(RT Addr) <= RA data + RB data : -- add
WHEN "010001" \Rightarrow GPR(RT Addr) \Leftarrow RA data + Imm;
WHEN "010010" => GPR(RT_Addr) <= RA_data - RB_data ; -- sub
WHEN "010011" => GPR(RT Addr) <= RA data - Imm:
WHEN "010100" => GPR(RT_Addr) <= RA_data and RB_data ; -- and
WHEN "010101" => GPR(RT Addr) <= RA data and ext(Imm, RA data'LENGTH);
                                  -- ext: zero extension from ieee pkg
WHEN "010110" => GPR(RT_Addr) <= RA_data or RB_data ; -- or
WHEN "010111" => GPR(RT_Addr) <= RA_data or ext(Imm, RA_data'LENGTH);
```

```
31
```

```
WHEN "011000" => GPR(RT_Addr) <= RA_data xor RB_data ; -- xor
WHEN "011001" => GPR(RT_Addr) <= RA_data xor ext(Imm, RA_data'LENGTH);
WHEN "100000" | "100001" =>
                                      -- ldb, ldw
       Phase <= MemOp;</pre>
       Status <= MemOp;
       tMemAddr <= RA_data + D; -- mem.addr.
       WAIT until MemRdy = '1';
WHEN "100010" | "100011" =>
                                      -- stb, stw
       Phase <= MemOp;</pre>
       Status <= MemOp;
       tMemAddr <= RA_data + D; -- mem. addr.
       tData <= RS data;
                                      -- mem. data
       WAIT until MemRdy = '1';
WHEN "100100" | "100101" =>
                                      -- irb, irw
       Phase <= IOOp;
       Status <= IOOp;
       WAIT until IORdy = '1';
```

```
WHEN "100110" | "100111" =>
                                        -- iwb, iww
       Phase <= IOOp;
       Status <= IOOp;
       tData <= RS_data; -- io data
       WAIT until IORdy = '1';
WHEN "111000" => PC <= PC + D; -- branch
WHEN "111001" => PC <= RA_data(23 DOWNTO 0); -- br.ind.
WHEN "110000" | "110001"
             => IF (N = Opcode(0)) THEN -- br on N
                  PC \leftarrow PC + D;
                END IF;
WHEN "110010" | "110011"
             \Rightarrow IF (Z = Opcode(0)) THEN -- br on Z
                  PC \leftarrow PC + D;
                END IF;
WHEN "110100" | "110101"
             => IF (C = Opcode(0)) THEN
                                        -- br on C
                  PC \leftarrow PC + D:
                END IF;
WHEN "110110" | "110111"
             \Rightarrow IF (0 = Opcode(0)) THEN
                                        -- br on V
                  PC \leftarrow PC + D;
```

```
END IF;
WHEN others => null;
END CASE;
IF ((Opcode(5 DOWNTO 4) = 0) or (Opcode(5 DOWNTO 4) = 1))
   and (Opcode \neq 0) THEN
   -- set condition register
   IF (GPR(RT_Addr) = 0) THEN CR(0) <= '1'; -- zero result</pre>
                              CR(0) <= '0':
   ELSE
   END IF;
   IF (GPR(RT\_Addr)(31) = '1') THEN CR(1) <= '1'; -- negative result
                                     CR(1) <= '0':
   ELSE
   END IF;
   -- check if operation Opcode generates carry out
   CR(2) <= get_carry(RA_Data,RB_Data,Imm,Opcode);</pre>
   -- check if operation Opcode generates overflow
   CR(3) <= get_ovf(RA_Data,RB_Data,Imm,Opcode);</pre>
END IF;
WAIT FOR 0 ns;
                          -- force signals to be updated
```

```
IF (Phase = MemOp) THEN
      IF (dlength = '1') THEN
                                               -- ldw
        GPR(RT_addr) <= MemData;</pre>
      ELSE
                                               -- ldb
        GPR(RT_addr)( 7 DOWNTO 0) <= MemData(7 DOWNTO 0);</pre>
        GPR(RT_addr)(31 DOWNTO 8) <= (OTHERS => '0');
      END IF;
      WAIT FOR Fetch_delay;
   END IF;
   IF (Phase = IOOp) THEN
      IF (dlength = '1') THEN
                                               -- irw
        GPR(RT_addr) <= IOData;</pre>
      ELSE
                                               -- irb
        GPR(RT_addr)( 7 DOWNTO 0) <= IOData(7 DOWNTO 0);</pre>
        GPR(RT_addr)(31 DOWNTO 8) <= (OTHERS => '0');
      END IF;
      WAIT FOR Fetch_delay;
   END IF;
END IF;
END PROCESS;
PROCESS
                                   -- output function
```

# BEGIN -- Instruction cycle WAIT ON Phase; MemData <= (OTHERS => 'Z'); IOData <= (OTHERS => 'Z'); ELSIF (Phase = Fetch) THEN -- instruction fetch MemAddr <= PC AFTER delay;</pre> MemEnable <= '1' AFTER delay;</pre> MemRd <= '1' AFTER Mdelay, '0' AFTER Pulse\_Width;</pre> MemLength <= '1' AFTER delay;</pre>

MemRd <= '0'; MemWr <= '0'; MemEnable <= '0'; MemLength <= '0';</pre> IORd <= '0'; IOWr <= '0'; IOEnable <= '0'; IOLength <= '0';</pre> WAIT UNTIL MemRdy='1'; -- wait instr. fetch completed MemEnable <= '0' AFTER Fetch\_delay;</pre>

ELSIF (Phase = Execute) THEN NULL; -- instruction execution -- no output signals

ELSIF (Phase = MemOp) THEN MemAddr <= tMemAddr(23 DOWNTO 0) AFTER delay;</pre> MemEnable <= '1' AFTER delay;</pre>

```
MemLength <= dlength AFTER delay;</pre>
     IF ((To_Bitvector(Opcode) = "100000") OR
         (To_Bitvector(Opcode) = "100001")) THEN -- ldb, ldw
        MemRd <= '1' AFTER Mdelay, '0' AFTER Pulse_Width;</pre>
        WAIT until MemRdy = '1';
        MemEnable <= '0' AFTER Fetch_delay;</pre>
        WAIT FOR Fetch_delay;
     END IF;
     IF ((To_Bitvector(Opcode) = "100010") OR
         (To_Bitvector(Opcode) = "100011")) THEN -- stb, stw
              <= '1' AFTER Mdelay, '0' AFTER Pulse_Width;</pre>
        MemWr
                                          -- stw
        IF (dlength = '1') THEN
          MemData <= tData AFTER delay;</pre>
        ELSE
                                                -- stb
          MemData(7 DOWNTO 0) <= tData(7 DOWNTO 0) AFTER delay;</pre>
        END IF:
        WAIT until MemRdy = '1';
        MemEnable <= '0' AFTER delay;</pre>
        MemData <= (OTHERS => 'Z') AFTER delay;
        WAIT FOR delay;
     END IF;
ELSIF (Phase = IOOp) THEN
```

```
IOAddr <= PN AFTER delay;</pre>
IOEnable <= '1' AFTER delay;</pre>
IOLength <= dlength AFTER delay;</pre>
IF ((To_Bitvector(Opcode) = "100100") OR
    (To_Bitvector(Opcode) = "100101")) THEN -- irb, irw
   IORd <= '1' AFTER Mdelay, '0' AFTER Pulse_Width;</pre>
   WAIT until IORdy = '1';
   IOEnable <= '0' AFTER Fetch_delay;</pre>
   WAIT FOR Fetch_delay;
END IF;
IF ((To_Bitvector(Opcode) = "100110") OR
    (To_Bitvector(Opcode) = "100111")) THEN -- iwb, iww
   IF (dlength = '1') THEN
                                      -- iww
     IOData <= tData AFTER delay;</pre>
   ELSE
                                           -- iwb
     IOData(7 DOWNTO 0) <= tData(7 DOWNTO 0) AFTER delay;</pre>
   END IF;
   IOWr <= '1' AFTER Mdelay, '0' AFTER Pulse_Width;</pre>
   WAIT until IORdy = '1';
   IOEnable <= '0' AFTER delay;</pre>
   IOData <= (OTHERS => 'Z') AFTER delay;
   WAIT FOR delay;
END IF;
```

```
END IF;
END PROCESS;
END behavioral;
```

```
-- memory declaration
CONSTANT MaxMem: NATURAL:= 16#FFF#; -- 4Kbytes
TYPE
        MemArrayT IS ARRAY(0 to MaxMem-1) OF ByteT;
VARIABLE Mem : MemArrayT:=
    (-- program
      3=>"01100000", 2=>"00000000", 1=>"00000000", 0=>"00000000",
     7=>"01000100", 6=>"00100000", 5=>"00000000", 4=>"00110010",
     11=>"10000110", 10=>"10000001", 9=>"00000000", 8=>"00000000",
     15=>"10000110", 14=>"10100001", 13=>"00000000", 12=>"00000100",
     19=>"01000100", 18=>"01000000", 17=>"00000000", 16=>"00111111",
     23=>"10001000", 22=>"01000001", 21=>"00000000", 20=>"00000000",
     -- data
     51=>"00110011", 50=>"00001111", 49=>"11110000", 48=>"11001100",
     55=>"00110011", 54=>"00001111", 53=>"11110000", 52=>"11001100",
     OTHERS => "00000000"):
```

### where the memory contents corresponds to the following instructions:

```
0x000000: xor R0,R0,R0 ; R0 = 0
0x000004: adi R1,R0,50 ; R1 = 50
0x000008: ldw R20,0(R1) ; R20= Mem(50,4)= Mem(48,4)
0x00000C: ldw R21,4(R1) ; R21= Mem(54,4)= Mem(52,4)
0x000010: adi R2,R0,63 ; R2 = 63
0x000014: stb R2,0(R1) ; Mem(50,1) = 63

0x000048: 0x330FF0CC
0x000052: 0x330FF0CC
```

- MEMORY SUBSYSTEM
- PROCESSOR
  - 1. DATA SUBSYSTEM
  - 2. CONTROL SUBSYSTEM



Figure 15.10: IMPLEMENTATION OF THE MEMORY SUBSYSTEM.



Figure 15.11: IMPLEMENTATION OF THE PROCESSOR.



Figure 15.12: IMPLEMENTATION OF DATA SUBSYSTEM (I/O signals not shown).

# ALU

| ALUop | Operation |
|-------|-----------|
| 0000  | Zero_32   |
| 0001  | A + B     |
| 0010  | A - B     |
| 0011  | -B        |
| 0100  | A and B   |
| 0101  | A or B    |
| 0110  | A xor B   |
| 0111  | not(B)    |
| 1000  | unused    |
| 1001  | В         |
| 1010  | shiftl(A) |
| 1011  | shiftr(A) |
| 1100  | rotl(A)   |
| 1101  | rotr(A)   |
| 1110  | A+4       |
| 1111  | unused    |



Figure 15.13: SEQUENCE OF EVENTS IN DATA SUBSYSTEM FOR ALU INSTRUCTION.



Figure 15.14: TIMING DIAGRAM FOR ALU INSTRUCTION IN DATA SUBSYSTEM.



Figure 15.15: CONTROL SUBSYSTEM.



Figure 15.16: STATE DIAGRAM AND TIMING FOR CONTROL SUBSYSTEM OF THE PROCESSOR.



Figure 15.17: DEPENDENCIES FOR STATE FETCH.



Figure 15.18: DEPENDENCIES FOR STATE EXECUTE.



 $\label{eq:Figure 15.19:DEPENDENCIES FOR STATE Memop.}$ 

#### **EXAMPLE 15.1: OBTAIN MIN CYCLE PERIOD**

| Register       | ${\tt Reg\_delay}$    | $t_R$     | 2 ns (setup and propagation delay) |
|----------------|-----------------------|-----------|------------------------------------|
| Register file  | ${	t RF\_delay}$      | $t_{RF}$  | 4 ns                               |
| ALU            | $\mathtt{ALU\_delay}$ | $t_{ALU}$ | 6 ns                               |
| Multiplexer    | ${\tt Mux\_delay}$    | $t_{mux}$ | 0.5  ns                            |
| Zero/sign ext. | ${\sf Ext\_delay}$    | $t_{ZSE}$ | 0.5  ns                            |
| Switch         | Switch_delay          | $t_{sw}$  | 0.5  ns                            |
| Control delay  | ${\tt Ctrl\_delay}$   | $t_{ctl}$ | 0.5  ns                            |
| Decode delay   | Dec_delay             | $t_{dec}$ | 3 ns                               |
| Memory         | Mem_delay             | $t_{mem}$ | 8 ns (static memory)               |

#### CRITICAL PATHS ARE OBTAINED:

$$t_{fetch} = t_R + t_{ctl} + t_{mux} + t_{mem} + t_{sw}$$
$$= 2 + 0.5 + 1 + 8 + 0.5 = 12ns$$

$$t_{exec} = t_R + t_{ctl} + t_{RF} + t_{mux} + t_{ALU} + t_{mux} + t_{RF}$$
  
=  $2 + 0.5 + 4 + 0.5 + 6 + 0.5 + 4 = 17.5ns$ 

$$t_{memop} = t_R + t_{ctl} + t_{mem} + t_{sw} + t_{mux} + t_{RF}$$
  
=  $2 + 0.5 + 8 + 0.5 + 0.5 + 4 = 15ns$ 

### $\mu_{ m VHDL}$ DESCRIPTION OF IMPLEMENTATION

```
LIBRARY ieee; USE ieee.std_logic_1164.ALL; USE WORK.comp_pkg.ALL, WORK.ALL;
ARCHITECTURE structural OF Processor IS
  SIGNAL Instr
                               : WordT;
  SIGNAL ZE, NG, CY, OV : STD_LOGIC;
  SIGNAL AddrA, AddrB, AddrC : STD LOGIC VECTOR(4 DOWNTO 0);
  SIGNAL ALUOp
                             : STD_LOGIC_VECTOR(3 DOWNTO 0);
  SIGNAL WrC, WrPC, WrCR, WrIR : STD_LOGIC;
  SIGNAL Mem_ALU, PC_RA, IR_RB : STD_LOGIC;
  SIGNAL ALU_PC, ZE_SE, SinSout: STD_LOGIC;
BEGIN
  P1: ENTITY Data_Subsystem
      PORT MAP (MemAddr, MemData, IOAddr, IOData,
                Instr, ZE, NG, CY, OV, AddrA, AddrB, AddrC, ALUOp,
                WrC, WrPC, WrCR, WrIR, Mem_ALU, PC_RA, IR_RB, ALU_PC,
                ZE SE, SinSout, Clk, Reset);
  P2: ENTITY Ctrl_Subsystem
      PORT MAP (Instr, ZE, NG, CY, OV, AddrA, AddrB, AddrC, ALUOp,
                WrC, WrPC, WrCR, WrIR, Mem_ALU, PC_RA, IR_RB, ALU_PC,
                ZE_SE, SinSout, MemRd, MemWr, MemLength, MemEnable,
                MemRdy, IORd, IOWr, IOLength, IOEnable, IORdy, Status,
                Clk, Reset);
END structural;
```

### $\mu_{\mathrm{VHDL}}$ DESCRIPTION OF DATA SUBSYSTEM

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE WORK.comp_pkg.ALL, WORK.ALL;
ENTITY Data_Subsystem IS
  PORT (MemAddr
                               : OUT
                                       MAddrT
                               : INOUT WordT
       MemData
                               : OUT
       IOAddr
                                       IOAddrT
       IOData
                               : INOUT WordT
       Instr
                               : OUT
                                       WordT
       ZE, NG, CY, OV
                               : OUT
                                       STD_LOGIC ;
       AddrA, AddrB, AddrC
                               : IN
                                       STD_LOGIC_VECTOR(4 DOWNTO 0);
                                       STD_LOGIC_VECTOR(3 DOWNTO 0);
       qOULA
                               : IN
       WrC, WrPC, WrCR, WrIR : IN
                                       STD_LOGIC ;
       Mem_ALU, PC_RA, IR_RB : IN
                                       STD_LOGIC ;
       ALU_PC, ZE_SE, Sin_Sout: IN
                                       STD_LOGIC ;
       Clk, Reset
                                       STD_LOGIC);
                               : IN
END Data_Subsystem;
```

# $\mu \text{VHDL}$ DESCRIPTION OF DATA SUBSYSTEM (cont.)

```
ARCHITECTURE structural OF Data_Subsystem IS
  SIGNAL DataA, DataB, DataC : WordT
  SIGNAL Ain , Bin
                              : WordT
  SIGNAL ALUdata, IRdata : WordT
  SIGNAL tMemdata
                             : WordT
  SIGNAL Cond, CRout : STD_LOGIC_VECTOR(3 DOWNTO 0);
  SIGNAL IRreg, IRext : WordT
  SIGNAL PCout
                             : WordT:= (OTHERS => '0');
BEGIN
  ALU1: ENTITY ALU
       PORT MAP(Ain,Bin,ALUop,ALUdata,Cond);
  GPR: ENTITY Reg_File
       PORT MAP(AddrA, AddrB, AddrC, DataA, DataB, DataC,
                                       WrC, Reset, Clk);
  PC:
      ENTITY Reg
       PORT MAP(ALUdata(23 DOWNTO 0), PCout(23 DOWNTO 0),
                                      WrPC, Reset, Clk);
  CR:
       ENTITY Reg
       PORT MAP(Cond, CRout, WrCR, Reset, Clk);
       ZE \leftarrow CRout(0); CY \leftarrow CRout(1);
       NG \leftarrow CRout(2); OV \leftarrow CRout(3);
```

```
IR: ENTITY Reg
       PORT MAP(tMemData, IRReg, WrIR, Reset, Clk);
       Instr <= IRReg;</pre>
  MX1: ENTITY Mux
       PORT MAP(tMemData,ALUdata,Mem_ALU,DataC);
  MX2: ENTITY Mux
       PORT MAP(PCout, DataA, PC_RA, Ain);
  ZSE: ENTITY Extender
       PORT MAP(IRreg,ZE_SE,IRext);
  MX3: ENTITY Mux
       PORT MAP(IRext, DataB, IR_RB, Bin);
  MX4: ENTITY Mux
       PORT MAP(ALUdata(23 DOWNTO 0), PCout(23 DOWNTO 0),
                                       ALU_PC, MemAddr);
  SL : ENTITY Switch
       PORT MAP(MemData,tMemData,DataB,Sin_Sout);
END structural;
```

## $\mu_{\mathrm{VHDL}}$ DESCRIPTION OF REGISTER FILE

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_unsigned.ALL;
USE WORK.comp_pkg.ALL;
ENTITY Reg_File IS
  PORT(AddrA, AddrB, AddrC : IN STD_LOGIC_VECTOR(4 DOWNTO 0);
      DataA, DataB : OUT WordT;
      DataC
             : IN WordT;
      WrC
           : IN STD_LOGIC ;
      Reset, Clk : IN STD_LOGIC);
END Reg_File;
ARCHITECTURE behavioral OF Reg_File IS
          RegFileT IS ARRAY(0 to 31) OF WordT;
  TYPE
  SIGNAL
          GPR : RegFileT
BEGIN
  PROCESS(AddrA, AddrB) -- output function
    CONSTANT RF_delay : TIME := 4 ns;
  BEGIN
   DataA <= GPR(CONV_INTEGER(AddrA)) AFTER RF_delay;</pre>
   DataB <= GPR(CONV_INTEGER(AddrB)) AFTER RF_delay;</pre>
  END PROCESS;
```

```
PROCESS(Reset,Clk) -- transition function
BEGIN

IF (Reset'EVENT and (Reset = '1')) THEN
    FOR i IN 0 TO 31 LOOP
        GPR(i) <= (OTHERS => '0');
    END LOOP;
END IF;

IF (Clk'EVENT AND Clk = '1' AND WrC = '1') THEN
        GPR(CONV_INTEGER(AddrC)) <= DataC;
END IF;
END PROCESS;
END behavioral;</pre>
```

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_signed.ALL;
USE WORK.comp_pkg.ALL;
ENTITY ALU IS
  PORT(A, B: IN STD_LOGIC_VECTOR(31 DOWNTO 0);
       Op : IN STD_LOGIC_VECTOR( 3 DOWNTO 0);
       C : OUT STD_LOGIC_VECTOR(31 DOWNTO 0);
       Cond: OUT STD_LOGIC_VECTOR( 3 DOWNTO 0));
END ALU;
ARCHITECTURE behavioral OF ALU IS
BEGIN
  PROCESS(A,B,Op)
    CONSTANT ALU_delay : TIME := 6 ns;
  BEGIN
    CASE Op IS
      WHEN "0000" => C <= (OTHERS => '0') AFTER ALU_delay;
      WHEN "0001" \Rightarrow C \Leftarrow A + B AFTER ALU_delay;
      WHEN "0010" \Rightarrow C \Leftarrow A - B AFTER ALU_delay;
      WHEN "0011" => C <= (OTHERS => '0') AFTER ALU_delay;
                                  AFTER ALU_delay;
      WHEN "0100" \Rightarrow C \Leftarrow A and B
      WHEN "0101" => C <= A or B AFTER ALU_delay;
      WHEN "0110" => C <= A xor B AFTER ALU_delay;
      WHEN "0111" => C <= (OTHERS => '0') AFTER ALU_delay;
```

### $\mu$ VHDL DESCRIPTION OF REGISTERS

```
LIBRARY ieee; USE ieee.std_logic_1164.ALL;
ENTITY Reg IS
  PORT(Data_in : IN STD_LOGIC_VECTOR;
       Data_out: OUT STD_LOGIC_VECTOR;
           : IN STD_LOGIC ;
       Wr
       Reset : IN STD_LOGIC ;
       Clk : IN STD_LOGIC);
END Reg;
ARCHITECTURE behavioral OF Reg IS
BEGIN
  PROCESS(Wr, Reset, Clk)
    CONSTANT Reg_delay: TIME := 2 ns;
    VARIABLE BVZero: STD_LOGIC_VECTOR(Data_in'RANGE):= (OTHERS => '0');
  BEGIN
    IF (Reset = '1') THEN
       Data_out <= BVZero AFTER Reg_delay;</pre>
    END IF;
    IF (Clk'EVENT AND Clk = '1' AND Wr = '1') THEN
       Data_out <= Data_in AFTER Reg_delay;</pre>
    END IF;
  END PROCESS;
END behavioral;
```

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY Mux IS
  PORT(A_in,B_in: IN STD_LOGIC_VECTOR;
             : IN STD_LOGIC
       Data_out : OUT STD_LOGIC_VECTOR);
END Mux;
ARCHITECTURE behavioral OF Mux IS
BEGIN
  PROCESS(A_in, B_in, Sel)
    CONSTANT Mux_delay: TIME := 500 ps;
  BEGIN
    IF (Sel = '0') THEN
       Data_out <= A_in AFTER Mux_delay;</pre>
    ELSE
       Data_out <= B_in AFTER Mux_delay;</pre>
    END IF;
  END PROCESS;
END behavioral;
```

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY Extender IS
  PORT(X_in : IN STD_LOGIC_VECTOR(31 DOWNTO 0);
       ZE_SE : IN STD_LOGIC
       X_out : OUT STD_LOGIC_VECTOR(31 DOWNTO 0));
END Extender;
ARCHITECTURE behavioral OF Extender IS
BEGIN
  PROCESS(X_in, ZE_SE)
    CONSTANT Ext_delay: TIME := 500 ps;
  BEGIN
    IF (ZE\_SE = '0') THEN
       X_out(31 DOWNTO 16) <= (OTHERS => '0') AFTER Ext_delay;
       X_out(15 DOWNTO 0) <= X_in(15 DOWNTO 0) AFTER Ext_delay;</pre>
    ELSE
       X_out(31 DOWNTO 16) <= (OTHERS => X_in(15)) AFTER Ext_delay;
       X_out(15 DOWNTO 0) <= X_in(15 DOWNTO 0) AFTER Ext_delay;</pre>
    END IF;
  END PROCESS;
END behavioral;
```

### $\mu_{ m VHDL}$ DESCRIPTION OF SWITCH

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY Switch IS
  PORT(A : INOUT STD_LOGIC_VECTOR;
       B_out: OUT STD_LOGIC_VECTOR;
       C_in : IN STD_LOGIC_VECTOR;
       Sel : IN STD_LOGIC
END Switch;
ARCHITECTURE behavioral OF Switch IS
BEGIN
  PROCESS(A, C_in, Sel)
    CONSTANT Switch_delay: TIME := 500 ps;
    CONSTANT dataZ: STD_LOGIC_VECTOR(A'RANGE):= (OTHERS => 'Z');
  BEGIN
    IF (Sel = '0') THEN
       B_out <= A AFTER Switch_delay;</pre>
       Α
             <= dataZ;
    ELSE
             <= C_in AFTER Switch_delay;</pre>
    END IF;
  END PROCESS;
END behavioral;
```

### $\mu_{ m VHDL}$ DESCRIPTION OF CONTROL SYSTEM

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE WORK.comp_pkg.ALL;
ENTITY Ctrl_Subsystem IS
  PORT(Instr
                               : IN
                                       WordT
       ZE, NG, CY, OV
                               : IN
                                       STD_LOGIC
       AddrA, AddrB, AddrC
                               : OUT
                                       STD_LOGIC_VECTOR(4 DOWNTO 0);
                                       STD_LOGIC_VECTOR(3 DOWNTO 0);
       ALUOp
                               : OUT
       WrC, WrPC, WrCR, WrIR
                              : OUT
                                       STD_LOGIC
       Mem_ALU, PC_RA, IR_RB
                               : OUT
                                       STD_LOGIC
       ALU_PC, ZE_SE, Sin_Sout: OUT
                                       STD_LOGIC
       MemRd, MemWr
                               : OUT
                                       STD_LOGIC
       MemLength
                               : OUT
                                       STD_LOGIC
       MemEnable
                               : OUT
                                       STD_LOGIC
       MemRdy
                               : IN
                                       STD_LOGIC
       IORd, IOWr
                               : OUT
                                       STD_LOGIC
       IOLength
                               : OUT
                                       STD_LOGIC
       IOEnable
                               : OUT
                                       STD_LOGIC
       IORdy
                               : IN
                                       STD_LOGIC
       Status
                               : OUT
                                       StatusT
                                       STD_LOGIC );
       Clk, Reset
                               : IN
END Ctrl_Subsystem;
```

# $\mu ext{VHDL}$ DESCRIPTION OF CONTROL SYSTEM (cont.)

```
LIBRARY ieee;
USE ieee.std_logic_signed.ALL;
ARCHITECTURE behavioral OF Ctrl_Subsystem IS
    SIGNAL State: StatusT;
BEGIN
PROCESS
                                               -- transition function
             Opcode: STD_LOGIC_VECTOR(5 DOWNTO 0) IS Instr(31 DOWNTO 26);
    ALIAS
    CONSTANT Reset_delay: TIME:= 500 ps ;
    CONSTANT Ctrl_delay : TIME:= 500 ps ;
BEGIN
  WAIT ON Clk, Reset;
  IF (Reset'EVENT AND Reset = '1') THEN
      State <= p_reset AFTER Reset_delay;</pre>
      Status <= p_reset AFTER Reset_delay;</pre>
      WAIT UNTIL Clk = '1';
  END IF;
  IF (Clk'EVENT) AND (Clk = '1') THEN
     CASE State IS
     WHEN p_reset
                       => Status <= fetch AFTER Ctrl_delay;
                           State <= fetch AFTER Ctrl_delay;</pre>
     WHEN fetch
                        => Status <= execute AFTER Ctrl_delay;</pre>
                           State <= execute AFTER Ctrl_delay;</pre>
```

```
WHEN execute => CASE Opcode IS
       WHEN "100000" | "100001" => State <= memop AFTER Ctrl_delay;
                                  Status <= memop AFTER Ctrl_delay;</pre>
       WHEN "100010" | "100011" => State <= memop AFTER Ctrl_delay;
                                  Status <= memop AFTER Ctrl_delay;</pre>
       WHEN OTHERS
                               => State <= fetch AFTER Ctrl_delay;</pre>
                                  Status <= fetch AFTER Ctrl_delay;</pre>
                        END CASE;
    State <= fetch AFTER Ctrl_delay;</pre>
    WHEN undef
                     => NULL:
    END CASE;
  END IF;
END PROCESS;
PROCESS(State, Instr, MemRdy)
                                           -- output function
   ALIAS
            Opcode: STD_LOGIC_VECTOR( 5 DOWNTO 0) IS Instr(31 DOWNTO 26);
   ALIAS
            Imm
                   : STD_LOGIC_VECTOR(15 DOWNTO 0) IS Instr(15 DOWNTO
   ALIAS
                  : STD_LOGIC_VECTOR(15 DOWNTO 0) IS Instr(15 DOWNTO 0);
   ALIAS
                   : STD_LOGIC_VECTOR(10 DOWNTO 0) IS Instr(10 DOWNTO 0);
    CONSTANT Dec_delay : TIME:=
    CONSTANT Ctrl_delay : TIME:= 500 ps;
    CONSTANT MemRd_delay: TIME:= 2500 ps;
    CONSTANT MemRd_pulse: TIME:= MemRd_delay + 3 ns ;
    CONSTANT MemWr_delay: TIME:= 2500 ps;
    CONSTANT MemWr_pulse: TIME:= MemWr_delay + 3 ns ;
```

```
TYPE Ctrl LineT IS
 RECORD
   MemOp, WrMem : STD_LOGIC;
   RS_RB, IR_RB : STD_LOGIC;
   WrC, WrPC, WrCR : STD_LOGIC;
   ZE_SE : STD_LOGIC;
   ALUop : STD_LOGIC_VECTOR(3 DOWNTO 0);
 END RECORD;
VARIABLE Ctrl Line : Ctrl LineT;
      Ctrl TableT IS ARRAY(NATURAL RANGE 0 TO 63) OF Ctrl_LineT;
TYPE
CONSTANT Ctrl_Table: Ctrl_TableT:=
      Mem Wr RS IR Wr Wr Wr ZE ALU
      Op Mem RB RB C PC CR SE op
2 \Rightarrow ('0', '0', '1', '1', '1', '0', '1', '0', "1111"), -- not
 4 \Rightarrow ('0', '0', '1', '1', '1', '0', '1', '0', "1010"), -- lsh
 6 \Rightarrow ('0', '0', '1', '1', '1', '0', '1', '0', "1011"), -- rsh
 8 => ('0', '0', '1', '1', '1', '0', '1', '0', "1100"), -- lrt
 10=> ('0', '0', '1', '1', '1', '0', '1', '0', "1101"), -- rrt
 16=> ('0', '0', '1', '1', '1', '0', '1', '0', "0001"), -- add
 18=> ('0', '0', '1', '1', '1', '0', '1', '0', "0010"). -- sub
 20=> ('0', '0', '1', '1', '1', '0', '1', '0', "0100"), -- and
 21=> ('0', '0', '1', '0', '1', '0', '1', '0', "0100"), -- ani
```

```
22=> ('0', '0', '1', '1', '1', '0', '1', '0', "0101"), -- or
    23=> ('0', '0', '1', '0', '1', '0', '1', '0', "0101"), -- ori
    24=> ('0', '0', '1', '1', '1', '0', '1', '0', "0110"), -- xor
    25=> ('0', '0', '1', '0', '1', '0', '1', '0', "0110"), -- xri
    32=> ('1', '0', '0', '0', '1', '0', '0', '1', "0001"), -- ldb
    33=> ('1', '0', '0', '0', '1', '0', '0', '1', "0001"), -- ldw
    34=> ('1', '1', '0', '0', '0', '0', '0', '1', "0001"), -- stb
    35=> ('1', '1', '0', '0', '0', '0', '0', '1', "0001"), -- stw
    56=> ('0', '0', '1', '0', '0', '1', '0', '1', "0001"), -- br
    57=> ('0', '0', '1', '0', '0', '1', '0', '1', "1000"), -- bri
    48=> ('0', '0', '1', '0', '1', '0', '1', "0001"), -- brp
    49=> ('0', '0', '1', '0', '0', '1', '0', '1', "0001"), -- brn
    50=> ('0', '0', '1', '0', '1', '0', '1', "0001"), -- bnz
    51=> ('0', '0', '1', '0', '0', '1', '0', '1', "0001"), -- brz
    52=> ('0', '0', '1', '0', '1', '0', '1', "0001"), -- bnc
    53=> ('0', '0', '1', '0', '0', '1', '0', '1', "0001"), -- brc
    54=> ('0', '0', '1', '0', '1', '0', '1', "0001"), -- bnv
    55=> ('0', '0', '1', '0', '0', '1', '0', '1', "0001"), -- brv
OTHERS => ('0', '0', '1', '1', '0', '0', '0', '1', "0000")
   );
```

```
BEGIN
IF (State'EVENT) THEN
  CASE State IS
  WHEN undef => NULL;
  WHEN p_reset => ALUOp <= "0000";</pre>
                     MemRd <= '0'; MemWr <= '0';
                     MemEnable <= '0'; MemLength <= '0';</pre>
                     IOEnable <= '0'; IOLength <= '0';</pre>
  WHEN fetch
                  =>
            -- disable write signals from previous cycle
                    <= '0' AFTER Ctrl_delay;</pre>
            WrCR
            WrC
                    <= '0' AFTER Ctrl_delay;</pre>
            -- fetch instruction
            ALU_PC <= '1' AFTER Ctrl_delay;</pre>
            MemLength<= '1' AFTER Ctrl_delay;</pre>
            MemEnable<= '1' AFTER Ctrl_delay;</pre>
            MemRd <= '1' AFTER MemRd_delay, '0' AFTER MemRd_pulse;</pre>
            Sin_Sout <= '0' AFTER Ctrl_delay;</pre>
                                                         -- switch in
            -- increment PC
           PC_RA <= '0' AFTER Ctrl_delay;</pre>
            ALUop <= "1110" AFTER Ctrl_delay; -- PC + 4
            WrIR <= '1' AFTER Ctrl_delay;</pre>
            WrPC <= '1' AFTER Ctrl_delay;</pre>
```

```
WHEN execute =>
            -- disable signals from fetch cycle
            WrIR <= '0' AFTER Ctrl_delay;</pre>
            WrPC <= '0' AFTER Ctrl_delay;</pre>
            MemEnable<= '0' AFTER Ctrl_delay;</pre>
            -- other actions done by Instr'EVENT
   WHEN memop | ioop =>
            -- initiate memory access
            ALU_PC <= '0' AFTER Ctrl_delay; -- address to memory
            MemEnable<= '1' AFTER Ctrl_delay;</pre>
            MemLength<= Opcode(0) AFTER Ctrl_delay; -- operand length</pre>
            WrC
                      <= Ctrl_Line.WrC AFTER Ctrl_delay;</pre>
            IF (Ctrl Line.WrMem = '0') THEN
              MemRd <= '1' AFTER MemRd_delay, '0' AFTER MemRd_pulse;</pre>
              Mem_ALU <= '0' AFTER Ctrl_delay;</pre>
            ELSE
              MemWr <= '1' AFTER MemWr_delay, '0' AFTER MemWr_pulse;</pre>
              Sin_Sout <= '1' AFTER Ctrl_delay;</pre>
            END IF;
    END CASE;
END IF;
```

```
IF (Instr'EVENT) THEN
   -- decode opcode
   Ctrl_Line:= Ctrl_Table(CONV_INTEGER('0' & Opcode));
   -- decode registers
   AddrA <= Instr(20 DOWNTO 16) AFTER Dec_delay;
   IF (Ctrl_Line.RS_RB = '0') THEN
     AddrB <= Instr(25 DOWNTO 21) AFTER Dec_delay;
   ELSE
     AddrB <= Instr(15 DOWNTO 11) AFTER Dec_delay;
   END IF;
   AddrC
         <= Instr(25 DOWNTO 21) AFTER Dec_delay;</pre>
   -- decode control signals
   PC_RA <= not(Ctrl_Line.WrPC) AFTER Ctrl_delay;</pre>
   ZE_SE <= Ctrl_Line.ZE_SE AFTER Ctrl_delay;</pre>
   IR_RB <= Ctrl_Line.IR_RB AFTER Ctrl_delay;</pre>
          <= Ctrl_Line.ALUop AFTER Ctrl_delay;</pre>
   ALUOp
   WrPC
           <= Ctrl_Line.WrPC AFTER Ctrl_delay;</pre>
   WrCR
           <= Ctrl_Line.WrCR AFTER Ctrl_delay;</pre>
   IF (Ctrl_Line.MemOp = '0') THEN
     WrC
             <= Ctrl_Line.WrC AFTER Ctrl_delay;</pre>
     Mem_ALU <= '1' AFTER Ctrl_delay;</pre>
   END IF;
END IF;
```